Senior Digital Design Engineer-CXL/PCIe

Posted 4 Days Ago
Be an Early Applicant
Bengaluru, Karnataka
Senior level
Big Data • Information Technology
The Role
Seeking a Senior Digital Design Engineer to design and implement high-performance digital solutions, focusing on RTL development and synthesis, collaborating on PCIe/CXL protocols, and ensuring timing closure and verification completeness.
Summary Generated by Built In

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

Senior Digital Design Engineer - PCIe

We are seeking a Senior Digital Design Engineer with deep expertise in high-performance controller and bridge design, micro-architecture, RTL implementation, and IP integration. The ideal candidate will play a critical role in the development of cutting-edge connectivity solutions.

 

Key Responsibilities:

  • Design and implement high-performance digital solutions, including RTL development and synthesis.
  • Collaborate with cross-functional teams on IP integration for PCIe/CXL protocols.
  • Ensure timing closure, assess verification completeness
  • Utilize tools from Synopsys/Cadence and apply expertise in UVM-based verification flows

 

Basic Qualifications:

  • Bachelor's in Electrical Engineering (Master's preferred).
  • 7+ years of digital design experience, with 2+ years focused on high-speed PCIe/CXL implementation.
  • Proven expertise in RTL development, synthesis, and timing closure.
  • Experience with front-end design, gate-level simulations, and design verification.
  • Strong work ethic, ability to handle multiple tasks, and a proactive, customer-focused attitude.

 

Required Expertise:

  • Hands-on experience with high-speed protocols like PCIe/CXL (Gen4+).
  • Strong proficiency in System Verilog/Verilog and scripting (Python/Perl).
  • Experience with block-level and full-chip design at advanced nodes (≤ 16nm).
  • Silicon bring-up and post-silicon debug experience.
  • Familiarity with Synopsys/Cadence tools and UVM-based design verification.

 

Preferred Experience:

  • Own block-level and full-chip designs from architecture to GDS, focusing on designs at nodes ≤ 16nm
  • Knowledge of system-level design for Gen4/5/6 PCIe.
  • Understanding of PCIe PHY, DFT, and floor planning.
  • Experience with NIC, switch, or storage product development.
  • Familiarity with working in design and verification workflows in a CI/CD environment.





We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Perl
Python
System Verilog
Verilog
The Company
HQ: Santa Clara, CA
148 Employees
On-site Workplace
Year Founded: 2017

What We Do

Astera Labs Inc., a fabless semiconductor company headquartered in the heart of California’s Silicon Valley, is a leader in purpose-built connectivity solutions for data-centric systems throughout the data center.

Partnering with leading processor vendors, cloud service providers, seasoned investors, and world-class manufacturing companies, Astera Labs is helping customers remove performance bottlenecks in data-intensive systems that are limiting the true potential of applications such as artificial intelligence and machine learning.

The company’s product portfolio includes system-aware semiconductor integrated circuits, boards, and services to enable robust CXL, PCIe, and Ethernet connectivity.

Similar Jobs

Toast Logo Toast

Staff Software Engineer

Cloud • Fintech • Food • Information Technology • Software • Hospitality
Bengaluru, Karnataka, IND
4500 Employees

Atlassian Logo Atlassian

Senior Fullstack Engineer

Cloud • Information Technology • Productivity • Security • Software • App development • Automation
Remote
Bengaluru, Karnataka, IND
11000 Employees

Atlassian Logo Atlassian

Principal Engineer, Search Platform

Cloud • Information Technology • Productivity • Security • Software • App development • Automation
Remote
Bengaluru, Karnataka, IND
11000 Employees

Zeta Global Logo Zeta Global

Software Engineer

AdTech • Artificial Intelligence • Marketing Tech • Software • Analytics
Easy Apply
Bengaluru, Karnataka, IND
2194 Employees

Similar Companies Hiring

Silverfort Thumbnail
Security • Sales • Information Technology • Cybersecurity • Automation
GB
357 Employees
Jobba Trade Technologies, Inc. Thumbnail
Software • Professional Services • Productivity • Information Technology • Cloud
Chicago, IL
45 Employees
InCommodities Thumbnail
Renewable Energy • Machine Learning • Information Technology • Energy • Automation • Analytics
Austin, TX
234 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account