Principal Digital Design Engineer

Posted Yesterday
Be an Early Applicant
Toronto, ON
Senior level
Big Data • Information Technology
The Role
The Principal Digital Design Engineer will design high-performance digital solutions, leading RTL development, IP integration, and ensuring timing closure for advanced chips.
Summary Generated by Built In

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

We are seeking a Principal Digital Design Engineer with deep expertise in high-performance controller and bridge design, micro-architecture, RTL implementation, and IP integration. The ideal candidate will play a critical role in the development of cutting-edge connectivity solutions.

Key Responsibilities:

  • Design and implement high-performance digital solutions, including RTL development and synthesis.
  • Collaborate with cross-functional teams on IP integration for networking Serdes and Controller IPS, processor and peripherals
  • Own block-level and full-chip designs from architecture to GDS, focusing on designs at nodes ≤ 16nm.
  • Ensure timing closure, assess verification completeness, CDC, lint etc.
  • Utilize tools from Synopsys/Cadence for design and emulation.

Basic Qualifications:

  • Bachelor’s in Electronics/Electrical engineering (Master's preferred).
  • 12+ years of digital design experience, with 4+ years focused on processor, peripherals and full chip implementation.
  • Proven expertise in RTL development, synthesis, and timing closure.
  • Experience with front-end design, gate-level simulations, and design verification.
  • Strong work ethic, ability to handle multiple tasks, and a proactive, customer-focused attitude.

Required Expertise:

  • Hands-on experience with processor IP (ARM/ARC) and/or Serdes/PHY IP.
  • Hands-on pre-silicon and post-silicon implementing peripherals for I2C/SPI/UART.
  • Hands-on experience  FW interaction and embedded design.
  • Strong proficiency in System Verilog/Verilog and scripting (Python/Perl).
  • Experience with block-level and full-chip design at advanced nodes (≤ 16nm).
  • Top level integration and DFT knowledge.

Preferred Experience:

  • Chip design and integration of networking or NIC ASICs.
  • Understanding of PAD design, DFT, and floor planning.
  • Experience with NIC, switch, or storage product development including embeded FW.
  • Familiarity with working in design and verification workflows in a CI/CD environment.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Cadence
Cxl
Ethernet
Pcie
Perl
Python
Rtl
Synopsys
System Verilog
Verilog
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Santa Clara, CA
148 Employees
On-site Workplace
Year Founded: 2017

What We Do

Astera Labs Inc., a fabless semiconductor company headquartered in the heart of California’s Silicon Valley, is a leader in purpose-built connectivity solutions for data-centric systems throughout the data center.

Partnering with leading processor vendors, cloud service providers, seasoned investors, and world-class manufacturing companies, Astera Labs is helping customers remove performance bottlenecks in data-intensive systems that are limiting the true potential of applications such as artificial intelligence and machine learning.

The company’s product portfolio includes system-aware semiconductor integrated circuits, boards, and services to enable robust CXL, PCIe, and Ethernet connectivity.

Similar Jobs

Magna International Logo Magna International

Quality Engineering Coordinator

Automotive • Hardware • Robotics • Software • Transportation • Manufacturing
Hybrid
St. Thomas, ON, CAN
171000 Employees

KUBRA Logo KUBRA

Data Quality Engineer

Artificial Intelligence • eCommerce • Information Technology • Mobile • Payments • App development • Utilities
Easy Apply
Hybrid
Mississauga, ON, CAN
600 Employees

Chainlink Labs Logo Chainlink Labs

Site Reliability Engineer (SRE), Cloud Efficiency Engineer

Blockchain • Internet of Things • Payments • Cryptocurrency • Web3
Remote
7 Locations
680 Employees

Capco Logo Capco

QA Engineer

Fintech • Professional Services • Consulting • Energy • Financial Services • Cybersecurity • Generative AI
Hybrid
Toronto, ON, CAN
6000 Employees

Similar Companies Hiring

Jobba Trade Technologies, Inc. Thumbnail
Software • Professional Services • Productivity • Information Technology • Enterprise Web • Consulting • Cloud
Chicago, IL
45 Employees
InCommodities Thumbnail
Renewable Energy • Machine Learning • Information Technology • Energy • Automation • Analytics
Austin, TX
234 Employees
HERE Technologies Thumbnail
Software • Logistics • Internet of Things • Information Technology • Computer Vision • Automotive • Artificial Intelligence
Amsterdam, NL
6000 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account