-
Perform block and chip-level verification in register-transfer level (RTL), gate-level and analog/mixed-signal (AMS).
-
Run digital/mixed-signal simulations as well as formal verification.
-
Work closely with the design team to create verification strategy and detailed verification plan.
-
Develop tests, run regressions and monitor coverage to ensure tape-out quality.
-
Participate in design or project reviews and support these with verification perspective and schedule/priority assessment.
-
Support post-silicon bring-up and debug, for bench validation as well as automated test equipment (ATE) testing.
-
Improve verification scalability and portability from project to project by environment enhancement and tools automation.
Minimum Qualifications:
-
3+ years experience in semiconductor industry
-
M.S. in EE/CS/CE or higher
-
Hands-on experience with System Verilog as High-level Verification Language and UVM implementation.
-
Debugging digital simulation in both RTL and gate-level netlist, isolating issues in both module and system level.
-
Scripting experience in Python or Perl.
-
Clear understanding of ASIC design flow
-
Solid analytical and problem solving skills
-
Independent, self-motivated, rigorous, team player and able to follow through
-
Excellent verbal and written communication skills
Preferred:
-
Experience of setting up UVM verification environment from scratch
-
Familiarity with VHDL or System Verilog RNM
-
Automation of verification flow with Python/Perl in industrial setting
-
Analog behavioral model development/verification experience
What We Do
Semtech Corporation is a high-performance semiconductor, IoT systems and Cloud connectivity service provider dedicated to delivering high quality technology solutions that enable a smarter, more connected and sustainable planet.