ASIC Digital Design/Verification, Staff Engineer

Posted 3 Days Ago
Be an Early Applicant
Chandler, AZ
Mid level
Semiconductor
We create custom semiconductor solutions that move, process, store, and secure data quickly and reliably.
The Role
As a Digital IC Design Staff Engineer, you will design and verify Automotive Ethernet and Ethernet PHY front ends. Your responsibilities include writing technical specifications, designing RTL code, assisting with various closure processes, debugging design issues, and collaborating with cross-functional teams while maintaining a focus on quality.
Summary Generated by Built In

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

As a Digital IC Design Staff Engineer with Marvell, you’ll be a member of the Central Engineering business group. If you picture Marvell as a wheel, Central Engineering is the center hub providing IP to be used by all the other spokes on that wheel, including Automotive and Networking. You’ll be part of a small digital team making a big impact on this organization, working on Automotive Ethernet and Ethernet PHY front-ends.
This team hires some of the biggest problem solvers in Silicon and has a huge impact on the work done at Marvell. The customers served by this team are often other chip companies and big tech companies, familiar names to all candidates.

What You Can Expect

  • Collaborate with Marvell BUs on the design and/or verification of Automotive Ethernet and Copper PHY AFEs.

  • Write clear and concise technical specifications to document the behavior of a design block or subsystem, or create appropriate test plans.

  • Design RTL code in SystemVerilog and/or develop verification environments and test cases in UVM.

  • Assist with RTL lint, block-level assertions, code coverage closure, CDC, synthesis, and timing closure (STA).

  • Debug complex design issues using best practices.

  • Write functional coverage items as required to verify a block or subsystem.

  • Monitor regressions and debug failures.

  • Collaborate with cross-functional teams, including analog/digital design engineers, verification, and physical design.

  • Maintain a strong internal customer focus with a demonstrated attention to quality.

What We're Looking For

  • Bachelor’s, Master’s, or PhD in Computer Science, Electrical Engineering, or related fields, with 3+ years of related professional experience.

  • Knowledge of semiconductor ASIC design/verification methodologies and flows.

  • Extensive knowledge of Verilog/SystemVerilog/UVM.

  • Strong programming skills, including object-oriented programming.

  • Knowledge of Ethernet PHY design is desirable.

  • Understanding of Design-for-Test (DFT) concepts, including Scan and BIST.

  • Excellent analysis, problem-solving, and critical thinking skills.

  • Effective interpersonal, teamwork, and communication skills.

  • Willingness to work in ASIC design and/or verification roles.

Expected Base Pay Range (USD)

104,000 - 153,850, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements 

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at [email protected].

#LI-TT1

Top Skills

Verilog,Systemverilog
The Company
HQ: Santa Clara, CA
6,500 Employees
Hybrid Workplace
Year Founded: 1995

What We Do

Marvell specializes in semiconductor solutions that power a wide range of industries, from data centers and 5G networks to AI, automotive, and storage applications. Our cutting-edge products are designed to meet the constantly evolving demands of a connected world, enabling faster, more efficient and more secure data processing and communication. With a focus on excellence and a commitment to advancing technology, we develop solutions that drive progress and transform industries.

Why Work With Us

Life at Marvell means being a part of new innovation and enduring technology; but it's also much more. Our diverse community is strengthened through cultural events, corporate gatherings and team-building activities, fostering collaboration and making work enjoyable. At Marvell, it's not just a job; it's an enriching, community-driven experience.

Gallery

Gallery

Similar Jobs

Achieve Logo Achieve

Inside Sales Representative - Debt Consultant

Fintech • Marketing Tech • Professional Services • Financial Services
Hybrid
Tempe, AZ, USA
1800 Employees
65K-100K Annually

PwC Logo PwC

Cloud Data & Analytics Strategy Senior Associate (Financial Services-Insurance)

Artificial Intelligence • Professional Services • Business Intelligence • Consulting • Cybersecurity • Generative AI
Remote
Hybrid
58 Locations
364000 Employees
84K-202K Annually

KUBRA Logo KUBRA

Software Engineer .NET

Artificial Intelligence • eCommerce • Information Technology • Mobile • Payments • App development • Utilities
Easy Apply
Hybrid
Tempe, AZ, USA
600 Employees

PwC Logo PwC

Acceleration Center Financial Crimes Unit - Risk Architecture Experienced Associate, Software Engineer (Python/SQL)

Artificial Intelligence • Professional Services • Business Intelligence • Consulting • Cybersecurity • Generative AI
Hybrid
48 Locations
364000 Employees
66K-78K Annually

Similar Companies Hiring

HRL Laboratories Thumbnail
Software • Semiconductor • Machine Learning • Hardware • Computer Vision
Malibu, CA
1050 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account