Lead Digital Verification Engineer

Posted 5 Days Ago
Be an Early Applicant
3 Locations
Senior level
Legal Tech • Software
Litera helps you focus on what matters.
The Role
The Lead Digital Verification Engineer will develop high-performance physical IP for protocols, contributing to digital verification tasks like flow development, test planning, and coverage closure. The role requires collaboration with engineers and project managers, along with independent task completion. Experience in digital verification methodologies and scripting languages is essential.
Summary Generated by Built In

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

This is an opportunity to join a dynamic team of experienced engineers developing high-performance physical IP for industry-standard protocols.  The successful candidate will be a highly motivated self-starter who is able to work independently to complete assigned tasks and can also contribute to project leadership.  The candidate will contribute to all aspects of digital verification including flow development, test plan development and execution, functional coverage closure, and code coverage closure.  It is expected that the candidate will be able to work as part of a small and focused team of engineers and will be able to collaborate successfully as needed with design architects and project management.  Candidate should be willing to work full time in the Montreal, QC, Canada office and be willing to travel as required by job function (expectation is 5% travel or less).

The successful candidate will have a thorough understanding of all aspects of modern digital verification flows, including but not limited to the following: 

  • Verification environment architecture and methodologies
  • Metric-driven verification
  • Universal Verification Methodologies (UVM)
  • Constrained random testing
  • Test plan development
  • Functional coverage
  • Code coverage
  • System Verilog Assertions (SVAs)
  • Formal Verification

Should be able to contribute to test plan development, coverage closure, and regression failure analysis at both block and subsystem level.  Candidate should be have experience with SystemVerilog and should have a working knowledge of at least one EDA verification planning tool.  Direct experience with at least one of the following protocols is strongly preferred:

  • PCIExpress Gen1/2/3/4/5/6
  • Gigabit Ethernet
  • AMBA/APB/AXI/AHB
  • USB

Candidate should be capable of leveraging scripting languages (Tcl, Perl, Python, Awk, Make, etc) to assist with automation and efficiency improvements in the verification flow.  Candidate is also expected to be able to clearly communicate with design and architecture resources to accurately describe verification failures and contribute to issue resolution.  Excellent logic debug skills are a must, and the ability to operate independently and as part of a dedicated and focused team is also critical.  Demonstrated ability to lead small verification teams is strongly preferred.

We’re doing work that matters. Help us solve what others can’t.

We welcome applications from candidates with disabilities and in equity seeking groups. If you have accessibility needs during the application and interview process, we encourage you to make your needs known.

Top Skills

Systemverilog
The Company
HQ: Chicago, IL
1,050 Employees
On-site Workplace
Year Founded: 1995

What We Do

We are the leading document technology company in the legal industry. Our products empower users to generate, review, and distribute high-quality content quickly and securely. We use the latest innovative technology to build software to help our clients focus more time on the work that really matters to the people they serve.

Why Work With Us

We strive to stay current with all employment trends and prioritize flexibility, employee well-being, and diversity, equity, and inclusion (DEI). Our generous PTO and ten flexible holidays promote work-life balance. And all our employees are encouraged to access personal development courses and tools in our internal learning management system.

Gallery

Gallery

Similar Jobs

Cadence Design Systems Logo Cadence Design Systems

Lead Digital Verification Engineer

Cloud • Hardware • Software • Semiconductor
3 Locations
8216 Employees

NVIDIA Logo NVIDIA

Senior ASIC Verification Engineer

Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
4 Locations
21960 Employees

NVIDIA Logo NVIDIA

Senior ASIC Verification Engineer - GPU

Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
3 Locations
21960 Employees

NVIDIA Logo NVIDIA

ASIC Verification Engineer - GPU

Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
3 Locations
21960 Employees

Similar Companies Hiring

Stepful Thumbnail
Software • Healthtech • Edtech • Artificial Intelligence
New York, New York
60 Employees
HERE Technologies Thumbnail
Software • Logistics • Internet of Things • Information Technology • Computer Vision • Automotive • Artificial Intelligence
Amsterdam, NL
6000 Employees
True Anomaly Thumbnail
Software • Machine Learning • Hardware • Defense • Artificial Intelligence • Aerospace
Colorado Springs, CO
131 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account