Design Verification Engineer

Posted 8 Days Ago
Be an Early Applicant
San Jose, CA
119K-190K Annually
Senior level
Semiconductor
The Role
This role involves verification environment development using System Verilog and UVM, designing verification components, implementing coverage and assertions, and creating test cases. The engineer will analyze and debug simulation failures and coverage results, collaborating closely with design teams.
Summary Generated by Built In

Please Note:

1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)

2. If you already have a Candidate Account, please Sign-In before you apply.

Job Description:

The ASIC Product Division in Broadcom, a leading supplier of state-of-the-art SoC and embedded IP, is looking for qualified individuals to work in SoC and IP development programs. The candidate will be joining a high performance design team responsible for state-of-the-art subsystem development to meet customer requirements.

    • The engineer will be responsible for a variety of advanced verification tasks such as: verification environment development using modern verification techniques (System Verilog and UVM); designing verification components such as UVM agents, and behavioral models; implementing coverage and assertions using System Verilog; and developing random & directed test cases against the specification. This position will also be responsible for analyzing and debugging simulation failures, as well as analyzing coverage results. Candidate must be a highly productive individual contributor with a demonstrated technical capability in system and sub-block level verification.

    Job Requirements:

    • A Bachelor’s Degree in Electrical and Electronic Engineering, Computer Science, or equivalent

    • 8+ year’s relevant industry work experience.

    • Experience in verifying designs at system level and block level.

    • Fluent knowledge of RTL verification methodologies including System Verilog.

    • Strong experience in ASIC design verification flows and DV methodologies

    • Strong working knowledge of object oriented verification languages (OVM, UVM, etc.), C/C++, Perl, and scripting skills.

    • Strong and independent design debugging capability.

    • Strong verbal and written communication skills. Must be comfortable working in a team environment with verification team and design team members.

    • Demonstrated ability to analyze and resolve complex verification trade-off scenarios.

    • Must have legal authorization to work in the US

    The candidate should have expertise in some (or preferably all) of the following areas:

    • Experience with hardware design and debug, C++/SystemC and other programming languages are a strong plus.

    • Experience working with Emulators and FPGA based prototyping is a plus.

    • Familiarity with overall chip design methodologies and tools

    • Knowledge of CPU, DDR, Bus Protocol, Network Protocol or DSP design preferred

Additional Job Description:

Compensation and Benefits

The annual base salary range for this position is $119,000 - $190,000.

This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.

Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Broadcom is proud to be an equal opportunity employer.  We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, gender identity, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law.  We will also consider qualified applicants with arrest and conviction records consistent with local law.

If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.

Top Skills

C++
Perl
System Verilog
Uvm
The Company
HQ: San Jose, CA
38,985 Employees
On-site Workplace
Year Founded: 1991

What We Do

Broadcom Inc. (NASDAQ: AVGO) is a global technology leader that designs,
develops and supplies semiconductor and infrastructure software solutions.

Similar Jobs

BAE Systems, Inc. Logo BAE Systems, Inc.

Senior Design Verification Engineer - FPGA

Aerospace • Hardware • Information Technology • Security • Software • Cybersecurity • Defense
Hybrid
San Diego, CA, USA
40000 Employees
95K-162K Annually

Anduril Logo Anduril

Lead Engineer - FPGA Design and Verification (Air Vehicles)

Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
Costa Mesa, CA, USA
4500 Employees
142K-255K Annually
Remote
Santa Clara, CA, USA
27 Employees
7 Locations
77 Employees

Similar Companies Hiring

HRL Laboratories Thumbnail
Software • Semiconductor • Machine Learning • Hardware • Computer Vision
Malibu, CA
1050 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account